## **Electronic Design.**

# A Unified LTspice AC Model for Current-Mode DC-DC Converters

Current-mode control is a popular alternative to voltage-mode control due to its better line noise rejection, automatic overcurrent protection, and other benefits. This article explores a feedback control model for power supplies with current-mode control.

hen a power-supply designer wants to<br>gain a general understanding of a power<br>supply's feedback loop, they turn to Bode<br>plots of loop gain and phase. Knowing<br>the loop response can be predictive, helping to narrow the<br>field gain a general understanding of a power supply's feedback loop, they turn to Bode plots of loop gain and phase. Knowing

the loop response can be predictive, helping to narrow the field of feedback loop compensation components.

The most accurate way to produce the gain and phase plots is to put the supply on the bench and use a network analyzer. However, in the early stages of design, most designers prefer turning to a computer simulation, which can help them quickly settle on a rough range of components—and help build an intuitive understanding of the loop response



**1. Average model for current-mode control by R. D. Middlebrook.**

to parametric changes.

This article focuses on a feedback control model for current-mode-control power supplies. Current-mode control is popular in switch-mode dc-dc converters and regulators because it has a number of advantages over voltage-mode control—better line noise rejection, automatic overcurrent protection, easy parallel operation, and improved dynamic response.

Designers already have access to a significant number of current-mode power-supply average models. Some are accurate to half the switching frequency—matching the increasing bandwidth of converters—but only for limited topologies, such as buck, boost, and buck-boost (not fourswitch buck-boost). Unfortunately, three- or four-terminal average models for use with topologies such as SEPIC and Ćuk are not accurate up to half the switching frequency.

Presented here is an LTspice simulation model that's accurate up to half the frequency (even relatively high frequency) for a wide range of topologies, including:

- • Buck
- • Boost
- • Buck-boost
- • SEPIC
- • Ćuk
- • Forward
- • Flyback

Simulation for piecewise linear system (SIMPLIS) results are provided to confirm the validity of the new model, and specific applications of the model are shown in examples. For some examples, bench results are used to validate the model.





**2. Modified average model for current-mode control by R. B. Ridley.**

**Current-Mode Control Modeling: A Very Brief Overview**

Here, we'll revisit some of the highlights of current-modecontrol modeling. For a more complete understanding of current-mode modeling, turn to the publications noted in the References section at the end of this article.

The purpose of the current loop is to make the inductor current follow the control signal. In the current loop, averaged inductor-current information is fed back to a modulator with sensing gain. Modulator gain  $F_m$  is derived by geometrical calculations, assuming a constant inductor current ramp and an external ramp. To model the effect of the variation of the inductor current ramp, two additional gains are added to the model: feed forward gain  $(k_f)$  and feedback gain (kr) *(Fig. 1)*.

To extend the validity of the average model as shown in *Figure 1* into the high-frequency range, several modified average models are proposed based on the results of discretetime analysis and sample-data analysis. In R. B. Ridley's model *(Fig. 2)*, sample-and-hold effects are equivalently represented by the  $H_e(s)$  function, which is inserted into the feedback path of the inductor current in the continuous average model. Due to its origination from the discrete-time model, this model can accurately predict subharmonic oscillations.

Another modified average model is proposed by F. D. Tan and R. D. Middlebrook. To consider the sampling effects in the current loop, one additional pole must be added to a current-loop gain derived from the low-frequency model *(Fig. 3)*.

In addition to R. B. Ridley's model, the current pro-

**3. Modified average model for current-mode control by F. D. Tan.**

grammed controller model introduced by R. W. Erickson also is very popular. The inductor current waveform is illustrated in *Figure 4*.

The average inductor current is expressed as:

$$
\langle i_{L}(t)\rangle_{T} = \langle i_{c}(t)\rangle_{T} - M_{a}dT - \frac{d^{2}T}{2}m_{I}(t) - \frac{(1-d)^{2}T}{2}m_{2}(t) \tag{1}
$$

where  $i_L$  is the sensed current,  $i_c$  is the current command from the error amplifier,  $M_a$  is the artificial ramp slope, and  $m<sub>1</sub>$  and  $m<sub>2</sub>$  are the upward and downward slopes of output inductor current. Perturbation and linearization results in:

$$
\hat{d}(t) = \frac{1}{M_a T} \left[ \hat{i}_c(t) - \hat{i}_L(t) - \frac{D^2 T}{2} \hat{m}_I(t) - \frac{(1 - D)^2 T}{2} \hat{m}_2(t) \right]
$$
(2)



**4. Steady-state inductor current waveform with an external ramp.**





**5. Proposed modified average model for current-mode control.**

Based on this equation and the canonical switch model, current-mode converter models can be obtained.

#### **A New Modified Average Model**

R. W. Erickson's model gives power-supply designers excellent physical insight, but it's not accurate up to half the switching frequency. To extend the validation of the model to the high-frequency range, a modified average model *(Fig. 5)* is proposed based on the results of discrete-time analysis and sample-data analysis.

Sampled-data modeling of inductor dynamics establishes:

#### **Table 1: Inner Current-Loop Crossover** Frequency  $(\omega_c)$  by Topology



\*For two separated inductors,  $L = L1 \times L2/(L1 + L2)$ 

\*\*N<sub>SP</sub> is the turns ratio of secondary to primary

**6. Block diagram of the modified average model for a buck converter.**

$$
\frac{\hat{i}_L(s)}{\hat{i}_C(s)} = \frac{1 - \alpha}{1 - \alpha e^{-sT}} \frac{1 - e^{-sT}}{sT}
$$
\n(3)

where T is the switch period and

$$
\alpha = -\frac{1 - \frac{m_a}{m_2}}{\frac{1 - D}{D} + \frac{m_a}{m_2}}
$$
 (4)

Gic(s) of the model shown in *Figure 5* can be derived:

$$
G_{ic}(s) = (1 + \frac{s}{\omega_c}) \frac{1 - \alpha}{1 - \alpha e^{-sT}} \frac{1 - e^{-sT}}{sT}
$$
(5)

where  $\omega_c$  is the crossover frequency of the inner current loop  $T_i$  as shown in *Figure 5*, with the values  $\omega_c$  of various topologies derived and shown in *Table 1*.

#### **A Buck Converter Example**

In *Figure 5*, we treat the  $F_v$  feedback loop and  $i_L$  feedback loops in parallel. We could also draw the  $F_v$  feedback loop as internal to the  $i<sub>L</sub>$  feedback loop. A complete buck converter model with the added G<sub>ic</sub>(s) stage is shown in *Figure 6*.

The control-to-output transfer function  $G_{vc}$  (s) is:

$$
G_{vc}(s) = Z_o(s) \frac{T_i(s)}{1 + T_i(s)} G_{ic}(s)
$$
\n(6)

The current loop gain  $T_i$  (s) and voltage loop gain  $T_v$  (s) are calculated by:



7. MathCAD results vs. SIMPLIS results ( $f_{SW}$  = 500 kHz).



**8. Using the LTspice model for various topologies: (a) buck, (b) boost, (c) SEPIC, (d) Ćuk, and (e) flyback.**



**9. LTspice results vs. SIMPLIS results for a SEPIC converter**  $(f_{SW} = 300 \text{ kHz})$ **.** 



#### **Table 2: LTspice Behavioral Voltage Source Directives for the Circuits in Figure 8**





11. Ćuk converter: LTspice simulation Bode plots vs. bench results  $(f<sub>SW</sub> = 2 MHz)$ .

$$
T_i(s) = \frac{R_i}{Z_o(s)Fv} \frac{T_v(s)}{1 + T_v(s)}
$$

and

$$
T_{v}(s) = F_m \frac{V}{D} \frac{Z_o(s)}{Z_i(s)} F_v
$$

where:

$$
F_v = \frac{(I-2D)T}{2L},
$$
  
\n
$$
F_m = \frac{1}{M_a T},
$$
  
\n
$$
Z_o (s) = \frac{R_o}{1 + sC_{out}R_o} \text{ and}
$$
  
\n
$$
Z_i (s) = \frac{R_o}{1 + sC_{out}R_o} + sL
$$

 $(7)$ 

In *Figure 7*, calculated loop gain based on the new current-mode model agrees well with SIMPLIS results. In this example,  $V_{IN}$  = 12 V,  $V_{OUT}$  = 6 V,  $I_{OUT}$  = 3 A, L = 10  $\mu$ H, (8)  $C_{OUT} = 100 \mu F$ , and  $f_{SW} = 500 \text{ kHz}$ .

#### **A Four-Terminal Model with LTspice**

A 4-terminal model is built based on the modified average model shown in *Figure 5*. This four-terminal model can be used to analyze any pulse-width-modulation (PWM) topology for dc and small-signal characteristics using a standard (9) electronic circuit analysis program, such as the free LTspice, in closed-loop operation.

*Figure 8* shows LTspice simulation schematics for various topologies using the same model for each. The feedback resistor divider, error amplifier, and compensation compo-







**13. Four-quadrant regulator model: LTspice simulation**  Bode plots vs. those produced on the benchtop  $(f_{SW} = 200$ **kHz).**

nents aren't drawn here. To use the model with a real dc-dc converter model, the output of the error amplifier should be connected to the VC pin.

The various LTspice behavioral voltage-source directives in *Figure 8* are shown in *Table 2*. E1 is the voltage across the inductor when the switch is on, E2 is the voltage when the



**14. Four-quadrant regulator model: LTspice simulation**  Bode plots vs, those produced on the benchtop  $(f_{SW} = 200$ **kHz).**

Frequency

10 kHz

1<sub>kHz</sub>

switch is off, V3 is the slope compensation amplitude, and Ei is the inductor current.

The simulation results for a SEPIC converter with two separated inductors are shown in *Figure 9*, which match the SIMPLIS results up to half the switching frequency. In this example:  $V_{IN}$  = 20 V,  $V_{OUT}$  = 12 V,  $I_{OUT}$  = 3 A, L = 4.7  $\mu$ H,

 $C_{\text{OUT}} = 120 \, \mu\text{F}$ , C1 = 10  $\mu\text{F}$ , and  $f_{SW}$  = 300 kHz.

**100 kHz** 

1 MHz

#### **Bench Verification of the New Models**

The new LTspice models in *Figure 11* were bench verified for topologies previously unsupported by traditional models, including Ćuk, and four-quadrant and four-switch buck-boost.

*Verifying the Ćuk Regulator Model on the Bench*

The [LT3580 i](https://www.analog.com/en/products/lt3580.html)s a PWM dc-dc converter containing an internal

☞LEARN MORE @ [electronicdesign.com](http://?Code=UM_EDPDF) | **<sup>7</sup>**

 $-200$  $10 Hz$ 

100 Hz



**16. LTspice simulation vs. bench results: buck mode (f<sub>SW</sub>**  $= 150$  kHz).  $V_{IN} = 20$  V,  $V_{OUT} = 12$  V, and  $I_{OUT} = 5$  A.

2-A, 42-V switch. The LT3580 can be configured as either a boost, SEPIC, or Ćuk converter, and its ac model may be used for all of these topologies. *Figure 10* shows a Ćuk converter with  $f_{SW} = 2$  MHz and  $V_{OUT} = -5$  V. *Figure 11* compares the LTspice simulation Bode plots with bench results—they match well up to half the switching frequency.

### *Verifying a Four-Quadrant Regulator Model on the Bench*

The [LT8714 i](https://www.analog.com/en/products/lt8714.html)s a synchronous PWM dc-dc controller designed for a four-quadrant output converter. The output voltage cleanly transitions through zero volts with sourcing and sinking output-current capability. The LT8714 is ideal for regulating to positive, negative, or zero-volt outputs when configured for the novel four-quadrant topology. Applications include four-quadrant power supplies, highpower bidirectional current sources, active loads, and highpower, low-frequency signal amplification.

Based on the CONTROL pin voltage, the output can be positive or negative. In the example shown in *Figure 12*,



**17. LTspice simulation and bench results: boost mode**   $(f_{SW} = 150 \text{ kHz})$ .  $V_{IN} = 8 \text{ V}$ ,  $V_{OUT} = 12 \text{ V}$ , and  $I_{OUT} = 5 \text{ A}$ .

when the pin voltage is  $0.1$  V, the output is  $-5$  V, and when the pin voltage is 1 V, the output is 5 V,  $V_{IN}$  is 12 V, and the switching frequency is 200 kHz.

*Figure 13* compares the LTspice simulation Bode plots with those produced on the benchtop—they match well up to half the switching frequency. The control voltage (CON-TROL) is 1 V, which sets  $V_{\text{OUT}}$  (OUT) to 5 V.

*Figure 14* compares the LTspice simulation Bode plots with bench results—matching well up to half the switching frequency. The control voltage (CONTROL) is 0.1 V, which sets  $V_{\text{OUT}}$  (OUT) to -5 V.

*Verifying a Four-Switch Buck-Boost Model on the Bench*

The [LT8390](https://www.analog.com/en/products/lt8390.html) is a synchronous four-switch buck-boost dcdc controller that can regulate the output voltage (and input or output current) from an input voltage above, below, or equal to the output voltage. The proprietary peak-buck/ peak-boost current-mode-control scheme allows for adjustable fixed-frequency operation.

The LT8390 LTspice ac model monitors the input and output voltages and automatically picks one of the four operation modes: buck, peak-buck, peak-boost, and boost. An LT8390 example circuit is shown in *Figure 15*. The LTspice simulation and bench results are shown in *Figure 16* and *Figure 17* for buck and boost mode, respectively. The curves match well up to half the switching frequency.

#### **Summary**

A current-mode-control model is established to provide both the accuracy of the sample-data model and the simplicity and versatility of a four-terminal switch model. A unified LTspice model—accurate up to half the switching frequency—is presented for buck, boost, buck-boost, SEPIC, Ćuk, flyback, and forward topologies. The LTspice results are validated by bench data. The model is intended for loop analysis in design of current-mode converters in continuous conduction mode.

*Wei Gu is an applications director for power products. He has been with Analog Devices (formerly Linear Technology) since 2006. He received a B.S. in electrical engineering from Zhejiang University and a Ph.D. in electrical engineering from the University of Central Florida.* 

#### **References**

Basso, Christophe P. *[Switch-Mode Power Supply SPICE](https://www.amazon.com/Switch-Mode-Power-Supply-SPICE-Cookbook/dp/0071375090) [Cookbook](https://www.amazon.com/Switch-Mode-Power-Supply-SPICE-Cookbook/dp/0071375090)*, 1st edition, McGraw-Hill, 2001.

Erickson, Robert W., and Maksimovic, Dragan. *[Funda](https://www.springer.com/gp/book/9781475705591)[mentals of Power Electronics](https://www.springer.com/gp/book/9781475705591)*, 2nd edition, Chapter 11, Kluwer (Springer), 2001.

Li, Jian, and Lee, Fred C. "[New Modeling Approach and](https://ieeexplore.ieee.org/document/5378642) [Equivalent Circuit](https://ieeexplore.ieee.org/document/5378642) [Representation for Current-Mode Con](https://ieeexplore.ieee.org/document/5378642)[trol,](https://ieeexplore.ieee.org/document/5378642)" *IEEE Transactions on Power Electronics*, Vol. 25, No. 5, May 2010.

Maksimović, Dragan. ["Current Programmed Control](http://ecee.colorado.edu/~ecen5807/course_material/newCPM/ECEN5807_CPM3.pdf)," ECEN 5807, University of Colorado, 2009.

Middlebrook, R. D. ["Modeling Current-Programmed](https://ieeexplore.ieee.org/document/21871) [Buck and Boost Regulators](https://ieeexplore.ieee.org/document/21871)," *IEEE Transactions on Power Electronics*, Vol. 4, No. 1, January 1989.

Ridley, R. B. ["A New, Continuous-Time Model for Cur](https://ieeexplore.ieee.org/document/76813)[rent-Mode Control \(Power](https://ieeexplore.ieee.org/document/76813) [Converters\)](https://ieeexplore.ieee.org/document/76813)," *IEEE Transactions on Power Electronics*, Vol. 6, No. 2, April 1991.

Tan, F. D., and Middlebrook, R. D. ["A Unified Model for](https://pdfs.semanticscholar.org/e142/87b10fe26ac554aca57a86b9c18457b5360a.pdf)  [Current-Programmed](https://pdfs.semanticscholar.org/e142/87b10fe26ac554aca57a86b9c18457b5360a.pdf) [Converters,](https://pdfs.semanticscholar.org/e142/87b10fe26ac554aca57a86b9c18457b5360a.pdf)" *IEEE Transactions on Power Electronics*, Vol. 10, No. 4, July 1995.